ebooksgratis.com

See also ebooksgratis.com: no banners, no cookies, totally FREE.

CLASSICISTRANIERI HOME PAGE - YOUTUBE CHANNEL
Privacy Policy Cookie Policy Terms and Conditions
Duron - Wikipedia, the free encyclopedia

Duron

From Wikipedia, the free encyclopedia

Duron
Central processing unit

AMD Duron "Spitfire" CPU
Produced: From mid 2000 to 2006
Manufacturer: AMD
Max CPU clock: 600 MHz to 1.8 GHz
FSB speeds: 200 MT/s to 266 MT/s
Min feature size: 0.18 µm to 0.13 µm
Instruction set: x86
Socket: Socket A
Core names:
  • Spitfire
  • Morgan
  • Applebred
Duron logo

The AMD Duron was an x86-compatible computer processor manufactured by AMD. It was released on June 19, 2000 as a low-cost alternative to AMD's own Athlon processor and the Pentium III and Celeron processor lines from rival Intel. The Duron was discontinued in 2004 and succeeded by the Sempron.

Contents

[edit] Development

The Duron was pin-compatible with the Athlon and carried all of the computational resources from it, operating on the same motherboards in most cases. The original Duron was limited to operating on a 100 MHz front-side bus speed (FSB 200), while the Athlon at the time could run on a bus clock of 133 MHz (FSB 266). Later Durons supported a 133 MHz bus (FSB 266) while Athlon XP ran at 166/200 MHz FSB (FSB 333/400). The original Duron, using the "Spitfire" core, was manufactured in 2000 and 2001 at speeds ranging from 600 to 950 MHz. It was based on the 180nm "Thunderbird" Athlon core. The second-generation Duron, the "Morgan" core, was sold in speed grades between 900 and 1300 MHz, and was based on the 180 nm "Palomino" Athlon XP core. As a result, it featured a few important enhancements namely full Intel SSE support, enlarged TLBs, hardware data prefetch, and an integrated thermal diode. Like the "Palomino" core, "Morgan" was also expected to reduce the core heat dissipation, however in "Morgan"'s case this did not happen due to its increased core voltage. The final generation Duron was called "Applebred", sometimes called "Appalbred", and was based on the "Appaloosa" Duron along with the 130nm "Thoroughbred" Athlon XP. "Appaloosa" was never officially announced but it did see very limited circulation.

Duron's biggest difference from Athlon was its reduction in cache size to 64 KiB, in contrast to the 256 KiB or even 512 KiB of Athlon. This was a relatively tiny amount of L2 cache, even smaller than the 128 KiB L2 on Intel's Celeron. However, the K7-architecture enjoyed one of the largest L1 caches, at 128 KiB (split 64+64 KiB). And, with the arrival of the socketed Athlon/Duron chips, AMD switched to an exclusive cache design which did not mirror data between the L1 and L2 like the inclusive cache used on the Slot A K7, a critical feature in a low-cache situation. An exclusive design greatly favors L1 cache as the primary caching resource, while the slower L2 cache stores victim or copy-back cache blocks to be written back to main memory (LRU). The L2 cache essentially acts as an overflow from the L1 cache. Because of the lack of duplication between caches, Duron can be said to have 192 KiB cache onboard, whereas an inclusive chip such as Athlon Slot-A, with 512 KiB L2, would only have, in practice, 512 KiB total (640K-128K). Celeron was in the same boat with its inclusive cache for a total of 128 KiB (160K-32K).

Consequently, the post-Slot-A K7-architecture was less sensitive to L2 cache size. This reduced reliance upon L2 cache also allowed AMD to make their L2 cache higher latency and lower bandwidth without significant performance loss, which lessened processor complexity and allowed better manufacturing yields. AMD's Duron "Spitfire" CPU was only roughly 10% slower than its big brother, Athlon "Thunderbird".

Duron was often a favorite of computer builders looking for performance while on a tight budget. Perhaps most notably, in 2003 the "Applebred" Duron was available in 1.4 GHz, 1.6 GHz and 1.8 GHz forms, all on a 133 MHz (FSB 266) bus by default. Enthusiast groups discovered these Durons to be rebadged Thoroughbred A/B cores with cache disabled (and perhaps defective). With some research and testing it was found that "Applebred" could be turned into "Thoroughbred" Athlon XP, with full 256KiB cache, at a very high success rate with "Thoroughbred B" cores. However, this was only possible for a period of approximately 4 weeks, as shortly after the Applebred was released AMD changed the chip configuration method to one that was not changeable.

[edit] Duron core data

"Applebred" Duron, "A"-model
"Applebred" Duron, "A"-model

[edit] Spitfire (Model 3, 180 nm)

[edit] Morgan (Model 7, 180 nm)

[edit] Applebred (Model 8, 130 nm)

[edit] References

[edit] See also

List of AMD Duron microprocessors

[edit] External links


aa - ab - af - ak - als - am - an - ang - ar - arc - as - ast - av - ay - az - ba - bar - bat_smg - bcl - be - be_x_old - bg - bh - bi - bm - bn - bo - bpy - br - bs - bug - bxr - ca - cbk_zam - cdo - ce - ceb - ch - cho - chr - chy - co - cr - crh - cs - csb - cu - cv - cy - da - de - diq - dsb - dv - dz - ee - el - eml - en - eo - es - et - eu - ext - fa - ff - fi - fiu_vro - fj - fo - fr - frp - fur - fy - ga - gan - gd - gl - glk - gn - got - gu - gv - ha - hak - haw - he - hi - hif - ho - hr - hsb - ht - hu - hy - hz - ia - id - ie - ig - ii - ik - ilo - io - is - it - iu - ja - jbo - jv - ka - kaa - kab - kg - ki - kj - kk - kl - km - kn - ko - kr - ks - ksh - ku - kv - kw - ky - la - lad - lb - lbe - lg - li - lij - lmo - ln - lo - lt - lv - map_bms - mdf - mg - mh - mi - mk - ml - mn - mo - mr - mt - mus - my - myv - mzn - na - nah - nap - nds - nds_nl - ne - new - ng - nl - nn - no - nov - nrm - nv - ny - oc - om - or - os - pa - pag - pam - pap - pdc - pi - pih - pl - pms - ps - pt - qu - quality - rm - rmy - rn - ro - roa_rup - roa_tara - ru - rw - sa - sah - sc - scn - sco - sd - se - sg - sh - si - simple - sk - sl - sm - sn - so - sr - srn - ss - st - stq - su - sv - sw - szl - ta - te - tet - tg - th - ti - tk - tl - tlh - tn - to - tpi - tr - ts - tt - tum - tw - ty - udm - ug - uk - ur - uz - ve - vec - vi - vls - vo - wa - war - wo - wuu - xal - xh - yi - yo - za - zea - zh - zh_classical - zh_min_nan - zh_yue - zu -